TWiki
>
VerilogAMS Web
>
Meetings
>
AMSMeetingMinutes
>
AMSMinutes22Nov2010
(2011-02-01,
DavidMiller
)
(raw view)
E
dit
A
ttach
Date: 18 Nov 2010 *Attendees*:<br />Scott Little - Freescale<br />Graham Helwig - ASTC<br />Achim Bauer<br />Marq Kole - NXP<br />Martin O'Leary - Cadence<br />Geoffrey Coram - Analog Devices<br />Kevin Cameron <br />Ken Bakalar - Mentor Graphics<br />David Miller - Freescale<br /><br /><strong>Update from Scott Little on the current status of the ASVA work going on. </strong> * Add current SVA into AMS is the goal * Want to extend SVA to allow access to analog events and analog quantities (probes, variables). * One area of concern is the simulation cycle and how this will fit in. * Other issue is how these will fit into the existing grammar for Verilog-AMS, although Scott pointed out that the SVA section of the SV grammar is very self contained. * Achim questioned whether we would be able to have assertions of analog variables. Answer is yes. * Achim questioned whether those analog variables will be interpolated when queried by the assertion. Answer, based on the existing LRM, if the variable is controlled (assigned) within an analog event, the value is *not* interpolated - the last assigned value is returned. If it is assigned outside an analog event, yes, the value will be interpolated. <br /><strong>Regarding the SV - Verilog-AMS merge</strong><br />It would be ideal if we could keep the SV-AMS and SV document the same in terms <br />of formatting, layout etc.<br /><br />The easiest way to do this is to work directly from the SV frame source.<br /><br />Need to follow up with Karen to see if we can get access to the full SV source.<br /><br />Some people have volunteered to take on their old sections from the LRM 2.3 work:<br />Marq - Hierarchical (chap 6)<br />Martin - system task (chap 9), Mixed Signal (chap 7)<br />Dave - Expressions (chap 4), Analog Beh (chp 5)<br />Graham - grammar<br /><br />The idea is we should go through these sections and get a feel of the amount of <br />change that will be required.<br />Then early next year we can generate a road map to prioritize and balance the <br />workload. -- Main.DavidMiller - 2011-02-01
E
dit
|
A
ttach
|
P
rint version
|
H
istory
: r1
|
B
acklinks
|
V
iew topic
|
Ra
w
edit
|
M
ore topic actions
Topic revision: r1 - 2011-02-01 - 16:29:09 -
DavidMiller
VerilogAMS
Log In
or
Register
VerilogAMS Web
Create New Topic
Index
Search
Changes
Notifications
Statistics
Preferences
Webs
Main
P1076
Ballots
LCS2016_080
P10761
P1647
P16661
P1685
P1734
P1735
P1778
P1800
P1801
Sandbox
TWiki
VIP
VerilogAMS
Copyright © 2008-2025 by the contributing authors. All material on this collaboration platform is the property of the contributing authors.
Ideas, requests, problems regarding TWiki?
Send feedback